## Bihar Engineering University, Patna **End Semester Examination -2023**

Course: B. Tech Code: 100403

Semester: IV Subject: Digital Electronics

Time: 03 Hours Full Marks:70

## Instructions:-

- (i) The marks are indicated in the right-hand margin.
- (ii) There are NINE questions in this paper.
- (iii) Attempt FIVE questions in all. (iv) Ouestion No. 1 is compulsory.

| (iv)        | Question No. 1 is compulsory.                                                                                                                                                                                                                                                                                                                                                                                       | .00        |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| <i>Q.1</i>  | Answer any seven Question only:  (a) Convert the Decimal number (108.025) to their binary equivalent.  (b) Draw Truth table of JK flip flop.  (c) Draw the truth table and logic circuit of Half-adder.  (d) Write the difference between combinational & Sequential circuit.  (e) Draw timing diagram of SR flip-flop.  (f) Find 2's complement of 1011011.  (g) Number of 2:1 mux requires designing 256:1 mux is |            |
| Q.2         | Implement the following function using only NAND gate $F(A,B,C)=\sum m(0,1,2,3,7)$ .                                                                                                                                                                                                                                                                                                                                | [14]       |
| <b>Q.3</b>  | <ul> <li>(a) Realize XNOR logic function using NAND gate only.</li> <li>(b) Simplify Y= ABC + ABC + ABC</li> </ul>                                                                                                                                                                                                                                                                                                  | [7]<br>[7] |
| Q.4         | A logic circuit has four inputs A,B,C,D and output Y. Y=1 when A & B are both 1,subjected to the condition that C and D are both low or both high. Design the logic circuit.                                                                                                                                                                                                                                        | [14]       |
| Q.5         | Explain Master-slave flip flop. What are race around condition? How it can be circumvented with the help of Master-slave flip flop.                                                                                                                                                                                                                                                                                 | [14]       |
| Q.6         | (a) Design 8 to 3 line Encoder circuit. (b) Implement NAND gate using TTL logic family.                                                                                                                                                                                                                                                                                                                             | [7]<br>[7] |
| <b>Q</b> .7 | Summarize the design procedure for a synchronous sequential circuit.                                                                                                                                                                                                                                                                                                                                                | [14]       |
| Q.8         | <ul><li>(a) Explain the working of R-2R Ladder DAC.</li><li>(b) Design 3-bit binary counter using T flip-flop.</li></ul>                                                                                                                                                                                                                                                                                            | [7]<br>[7] |
| Q.9         | Write short notes on the following:  (a) Binary Parallel Adder  (b) Digital IC logic families                                                                                                                                                                                                                                                                                                                       | [7*2=14]   |